《0132279088_pp_14》.ppt

  1. 1、本文档共63页,可阅读全部内容。
  2. 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
《0132279088_pp_14》.ppt

Figure 14–1 Example of VCC and ground connection and distribution in an IC package. Other pin connections are omitted for simplicity. Figure 14–2 Input and output logic levels for CMOS. Figure 14–3 Input and output logic levels for TTL. Figure 14–4 Illustration of the effects of input noise on gate operation. Figure 14–5 Illustration of noise margins. Values are for 5 V CMOS, but the principle applies to any logic family. Figure 14–6 Currents from the dc supply. Conventional current direction is shown. Electron flow notation is opposite. Figure 14–7 Power-versus-frequency curves for TTL and CMOS. Figure 14–8 A basic illustration of propagation delay time. Figure 14–9 Propagation delay times. Figure 14–10 Loading a gate output with gate inputs. Figure 14–11 Capacitive loading of a CMOS gate. Figure 14–12 Basic illustration of current sourcing and current sinking in logic gates. Figure 14–13 HIGH-state TTL loading. Figure 14–14 LOW-stage TTL loading. Figure 14–15 Basic symbols and switching action of MOSFETs. Figure 14–16 Simplified MOSFET symbol. Figure 14–17 A CMOS inverter circuit. Figure 14–18 Operation of a CMOS inverter. Figure 14–19 A CMOS NAND gate circuit. Figure 14–20 A CMOS NOR gate circuit. Figure 14–21 Open-drain CMOS gates. Figure 14–22 The three states of a tristate circuit. Figure 14–23 A tristate CMOS inverter. Figure 14–24 Handling unused CMOS inputs. Figure 14–25 The symbol for a BJT. Figure 14–26 The ideal switching action of the BJT. Conventional current direction is shown. Electron flow notation is opposite. Figure 14–27 A standard TTL inverter circuit. Figure 14–28 Operation of a TTL inverter. Figure 14–29 A TTL NAND gate circuit. Figure 14–30 Diode equivalent of a TTL multiple-emitter transistor. Figure 14–31 TTL inverter with open-collector output. Figure 14–32

文档评论(0)

wfkm + 关注
实名认证
内容提供者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档